# PIM\_9C32 Block Guide V01.06

Original Release Date: 20 AUG 2001 Revised: 04 Feb 2003

Motorola, Inc.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and a registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

©Motorola, Inc., 2001



# **Revision History**

| Version<br>Number | Revision<br>Date | Effective<br>Date | Author                                                                                                                                       | Description of Changes                                                                                                                                                                                                                                                                 |  |
|-------------------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V01.00            | 20 AUG<br>2001   | 20 AUG<br>2001    | Initial release of module specification in SRSv3 document format.  Derived from module spec pim_9dp256.                                      |                                                                                                                                                                                                                                                                                        |  |
| V01.01            | 09 OCT<br>2001   | 09 OCT<br>2001    | TPM replaced with PWM module, Timer extended => 16b8c, Module Routing Register MODRR added, reset values in PERS changed from %0011 to %1111 |                                                                                                                                                                                                                                                                                        |  |
| V01.02            | 12 OCT<br>2001   | 12 OCT<br>2001    |                                                                                                                                              | <ul> <li>Section 1.1: Second sentence removed (related to design information)</li> <li>Block Diagram updated (PW -&gt; PWM, routing of PWM 5 removed</li> <li>Port T register naming changed (I/OCx -&gt; IOCx)</li> <li>Section "48 &amp; 52 pin bond-out version" removed</li> </ul> |  |
| V01.03            | 15 FEB<br>2002   | 15 FEB<br>2002    |                                                                                                                                              | Section 3.3.1: Fuctional description changed, Table 3-3 added, Port AD: PERAD, PPSAD,RDRAD added                                                                                                                                                                                       |  |
| V01.04            | 26 JUL<br>2002   | 26 JUL<br>2002    |                                                                                                                                              | Figure 3-39: PTIJ7, PTIJ6 replaced by PTIAD7, PTIAD6                                                                                                                                                                                                                                   |  |
| V01.05            | 17 OCT<br>2002   | 17 OCT<br>2002    |                                                                                                                                              | Added document number, syntax clean-up                                                                                                                                                                                                                                                 |  |
| V01.06            | 04 FEB<br>2003   | 04 FEB<br>2003    |                                                                                                                                              | Changed end sheet, removed note on page 35                                                                                                                                                                                                                                             |  |

# **Table of Contents**

| Secti | ion 1 Introduction                   |
|-------|--------------------------------------|
| 1.1   | Overview                             |
| 1.2   | Features                             |
| Secti | ion 2 External Signal Description    |
| 2.1   | Overview                             |
| 2.2   | Signal properties                    |
| Secti | ion 3 Memory Map/Register Definition |
| 3.1   | Overview                             |
| 3.2   | Module Memory Map                    |
| 3.3   | Register Descriptions                |
| 3.3.1 | Port T Registers                     |
| 3.3.2 | Port S Registers                     |
| 3.3.3 | Port M Registers                     |
| 3.3.4 | Port P Registers                     |
| 3.3.5 | Port J Registers                     |
| 3.3.6 | Port AD Registers                    |
| Secti | ion 4 Functional Description         |
| 4.1   | General37                            |
| 4.1.1 | I/O register                         |
| 4.1.2 | Input register                       |
| 4.1.3 | Data direction register              |
| 4.1.4 | Reduced drive register38             |
| 4.1.5 | Pull device enable register          |
| 4.1.6 | Polarity select register             |
| 4.2   | Port T                               |
| 4.3   | Port S                               |
| 4.4   | Port M                               |
| 4.5   | Port P                               |
| 4.6   | Port J                               |
| 4.7   | Port A, B, E and BKGD pin            |

## PIM\_9C32 Block Guide — V01.06

| 4.8   | External Pin Descriptions                    |
|-------|----------------------------------------------|
| 4.9   | Low Power Options                            |
| 4.9.1 | Run Mode41                                   |
| 4.9.2 | Wait Mode                                    |
| 4.9.3 | Stop Mode                                    |
| Sect  | ion 5 Initialization/Application Information |
| 5.1   | General41                                    |
| 5.2   | Reset Initialization                         |
| Sect  | ion 6 Interrupts                             |
| 6.1   | General43                                    |
| 6.2   | Interrupt Sources                            |
| 6.3   | Recovery from STOP                           |

# **List of Figures**

| Figure 1-1  | PIM_9C32 Block Diagram                    | 9    |
|-------------|-------------------------------------------|------|
| Figure 3-1  | Port T I/O Register (PTT)                 | . 16 |
| Figure 3-2  | Port T Input Register (PTIT)              | . 17 |
| Figure 3-3  | Port T Data Direction Register (DDRT)     | . 17 |
| Figure 3-4  | Port T Reduced Drive Register (RDRT)      | . 18 |
| Figure 3-5  | Port T Pull Device Enable Register (PERT) | . 18 |
| Figure 3-6  | Port T Polarity Select Register (PPST)    | . 19 |
| Figure 3-7  | Port T Module Routing Register (MODRR)    | . 19 |
| Figure 3-8  | Port S I/O Register (PTS)                 | . 20 |
| Figure 3-9  | Port S Input Register (PTIS)              | . 20 |
| Figure 3-10 | Port S Data Direction Register (DDRS)     | . 21 |
| Figure 3-11 | Port S Reduced Drive Register (RDRS)      | . 21 |
| Figure 3-12 | Port S Pull Device Enable Register (PERS) | . 22 |
| Figure 3-13 | Port S Polarity Select Register (PPSS)    | . 22 |
| Figure 3-14 | Port S Wired-Or Mode Register (WOMS)      | . 23 |
| Figure 3-15 | Port M I/O Register (PTM)                 | . 23 |
| Figure 3-16 | Port M Input Register (PTIM)              | . 24 |
| Figure 3-17 | Port M Data Direction Register (DDRM)     | . 24 |
| Figure 3-18 | Port M Reduced Drive Register (RDRM)      | . 25 |
| Figure 3-19 | Port M Pull Device Enable Register (PERM) | . 25 |
| Figure 3-20 | Port M Polarity Select Register (PPSM)    | . 26 |
| Figure 3-21 | Port M Wired-Or Mode Register (WOMM)      |      |
| Figure 3-22 | Port P I/O Register (PTP)                 | . 27 |
| Figure 3-23 | Port P Input Register (PTIP)              | . 27 |
| Figure 3-24 | Port P Data Direction Register (DDRP)     | . 27 |
| Figure 3-25 | Port P Reduced Drive Register (RDRP)      | . 28 |
| Figure 3-26 | Port P Pull Device Enable Register (PERP) | . 28 |
| Figure 3-27 | Port P Polarity Select Register (PPSP)    | . 29 |
| Figure 3-28 | Port P Interrupt Enable Register (PIEP)   | . 29 |
| Figure 3-29 | Port P Interrupt Flag Register (PIFP)     | . 30 |
| Figure 3-30 | Port J I/O Register (PTJ)                 |      |
| Figure 3-31 | Port J Input Register (PTIJ)              | . 31 |
| Figure 3-32 | Port J Data Direction Register (DDRJ)     |      |

## PIM\_9C32 Block Guide — V01.05

| Figure 3-33 | Port J Reduced Drive Register (RDRJ)            |
|-------------|-------------------------------------------------|
| Figure 3-34 | Port J Pull Device Enable Register (PERJ)       |
| Figure 3-35 | Port J Polarity Select Register (PPSJ)          |
| Figure 3-36 | Port J Interrupt Enable Register (PIEJ)         |
| Figure 3-37 | Port J Interrupt Flag Register (PIFJ)           |
| Figure 3-38 | Port AD I/O Register (PTAD)34                   |
| Figure 3-39 | Port AD Input Register (PTIAD)35                |
| Figure 3-40 | Port AD Data Direction Register (DDRAD)         |
| Figure 3-41 | Port AD Reduced Drive Register (RDRAD)36        |
| Figure 3-42 | Port AD Pull Device Enable Register (PERAD)36   |
| Figure 3-43 | Port AD Polarity Select Register (PPSAD)        |
| Figure 4-1  | Illustration of I/O pin functionality38         |
| Figure 4-2  | Interrupt Glitch Filter on Port P and J (PPS=0) |
| Figure 4-3  | Pulse Illustration                              |

# **List of Tables**

| Table 2-1 | Pin Functions and Priorities                 | 12 |
|-----------|----------------------------------------------|----|
| Table 3-1 | Module Memory Map                            | 13 |
| Table 3-2 | Pin Configuration Summary                    | 15 |
| Table 3-3 | Port T[4:0] Pin Functionality Configurations | 16 |
| Table 4-1 | Pulse Detection Criteria                     | 40 |
| Table 5-1 | Port Reset State Summary                     | 42 |
| Table 6-1 | Port Integration Module Interrupt Sources    | 43 |

# **Section 1 Introduction**

Figure 1-1 is a block diagram of the PIM\_9C32.



Figure 1-1 PIM\_9C32 Block Diagram

## 1.1 Overview

The Port Integration Module establishes the interface between the peripheral modules and the I/O pins for all ports.

This section covers:

- Port A, B and E related to the core logic and the multiplexed bus interface,
- Port T connected to the TIM module (PWM module can be routed to port T as well),
- Port S connected to the SCI module,
- Port M associated to the MSCAN and SPI module,
- Port P connected to the PWM module, external interrupt sources available
- Port J pins can be used as external interrupt sources and standard I/O's

The following I/O pin configurations can be selected:

Available on all I/O pins:

- Input/output selection
- Drive strength reduction,
- Enable and select of pull resistors,

Available on all Port P and Port J pins:

• Interrupt enable and status flags

The implementation of the Port Integration Module is device dependent.

A standard port has the following minimum features:

- Input/output selection
- 5V output drive with two selectable drive strength
- 5V digital and analog input
- Input with selectable pull-up or pull-down device

### Optional features:

- Open drain for wired-or connections
- Interrupt inputs with glitch filtering

(M) MOTOROLA

# 1.2 Features

A standard port has the following minimum features:

- Input/output selection
- 5V output drive with two selectable drive strength
- 5V digital and analog input
- Input with selectable pull-up or pull-down device

### Optional features:

- Open drain for wired-or connections
- Interrupt inputs with glitch filtering

# **Section 2 External Signal Description**

# 2.1 Overview

This section lists and describes the signals that do connect off-chip.

# 2.2 Signal properties

**Table 2-1** shows all pins and their functions that are controlled by the PIM9C32 module. If there is more than one function associated to a pin, the priority is indicated by the position in the table from top (highest priority) to down (lowest priority).

**Table 2-1 Pin Functions and Priorities** 

| Port     | Pin Name  | Pin Function                       | Description                                               | Pin<br>Function<br>after Reset |
|----------|-----------|------------------------------------|-----------------------------------------------------------|--------------------------------|
|          |           | PWM[4:0]                           | PWM outputs (only available if enabled in MODRR register) |                                |
| Port T   | PT[7:0]   | IOC[7:0]                           | Standard Timer Channels 7 to 0                            |                                |
|          |           | GPIO                               | General-purpose I/O                                       |                                |
|          | PS3       | GPIO                               | General-purpose I/O                                       |                                |
|          | PS2       | GPIO General purpose I/O           |                                                           |                                |
| Do not O | DO4       | TXD                                | Serial Communication Interface transmit pin               |                                |
| Port S   | PS1       | GPIO                               | General-purpose I/O                                       |                                |
|          | DOO       | RXD                                | Serial Communication Interface receive pin                |                                |
|          | PS0       | GPIO                               | General-purpose I/O                                       |                                |
|          | PM5       | SCK                                | SPI clock                                                 |                                |
|          | PM4       | MOSI                               | SPI transmit pin                                          | GPIO                           |
| David M  | PM3       | SS                                 | SPI slave select line                                     |                                |
| Port M   | PM2       | MISO                               | SPI receive pin                                           |                                |
|          | PM1       | TXCAN                              | MSCAN transmit pin                                        |                                |
|          | PM0       | RXCAN                              | MSCAN receive pin                                         |                                |
|          | DD[7.0]   | PWM[5:0]                           | PWM outputs                                               |                                |
| Port P   | PP[7:0]   | GPIO[7:0]                          | General purpose I/O with interrupt                        |                                |
|          | PP[6]     | ROMON                              | ROMON input signal                                        |                                |
| Port J   | PJ[7:6]   | GPIO                               | General purpose I/O with interrupt                        |                                |
| Dort AD  | DA D[7.0] | ATD[7:0]                           | ATD analog inputs                                         |                                |
| Port AD  | PAD[7:0]  | GPIO[7:0]                          | General purpose I/O                                       |                                |
| Port A   | PA[7:0]   | ADDR[15:8]/<br>DATA[15:8]/<br>GPIO | Refer to MEBI in HCS12 Core User Guide.                   |                                |
| Port B   | PB[7:0]   | ADDR[7:0]/<br>DATA[7:0]/<br>GPIO   | Refer to MEBI in HCS12 Core User Guide.                   |                                |

| Port   | Pin Name | Pin Function             | Description                               | Pin<br>Function<br>after Reset |
|--------|----------|--------------------------|-------------------------------------------|--------------------------------|
|        | PE7      | NOACC/<br>XCLKS/<br>GPIO |                                           |                                |
|        | PE6      | IPIPE1/<br>MODB/<br>GPIO |                                           |                                |
| Port E | PE5      | IPIPE0/<br>MODA/<br>GPIO | Refer to MEBI in HCS12 Core User Guide.   |                                |
| TOILE  | PE4      | ECLK/GPIO                | Refer to MEDI III 110012 Gold Gaer Guide. |                                |
|        | PE3      | LSTRB/<br>TAGLO/<br>GPIO |                                           |                                |
|        | PE2      | R/W/<br>GPIO             |                                           |                                |
|        | PE1      | ĪRQ/GPI                  |                                           |                                |
|        | PE0      | XIRQ/GPI                 |                                           |                                |

# **Section 3 Memory Map/Register Definition**

# 3.1 Overview

This section provides a detailed description of all registers.

# 3.2 Module Memory Map

**Table 3-1** shows the register map of the Port Integration Module.

**Table 3-1 Module Memory Map** 

| Address offset | Use                                       | Access          |
|----------------|-------------------------------------------|-----------------|
| \$00           | Port T I/O Register (PTT)                 | RW              |
| \$01           | Port T Input Register (PTIT)              | R               |
| \$02           | Port T Data Direction Register (DDRT)     | RW              |
| \$03           | Port T Reduced Drive Register (RDRT)      | RW              |
| \$04           | Port T Pull Device Enable Register (PERT) | RW              |
| \$05           | Port T Polarity Select Register (PPST)    | RW              |
| \$06           | Reserved                                  | -               |
| \$07           | Port T Module Routing Register (MODRR)    | RW <sup>1</sup> |
| \$08           | Port S I/O Register (PTS)                 | RW <sup>1</sup> |
| \$09           | Port S Input Register (PTIS)              | R               |

**Table 3-1 Module Memory Map** 

| \$0A      | Port S Data Direction Register (DDRS)       | RW <sup>1</sup> |
|-----------|---------------------------------------------|-----------------|
| \$0B      | Port S Reduced Drive Register (RDRS)        | RW <sup>1</sup> |
| \$0C      | Port S Pull Device Enable Register (PERS)   | RW <sup>1</sup> |
| \$0D      | Port S Polarity Select Register (PPSS)      | RW <sup>1</sup> |
| \$0E      | Port S Wired-Or Mode Register (WOMS)        | RW <sup>1</sup> |
| \$0F      | Reserved                                    | -               |
| \$10      | Port M I/O Register (PTM)                   | RW <sup>1</sup> |
| \$11      | Port M Input Register (PTIM)                | R               |
| \$12      | Port M Data Direction Register (DDRM)       | RW <sup>1</sup> |
| \$13      | Port M Reduced Drive Register (RDRM)        | RW <sup>1</sup> |
| \$14      | Port M Pull Device Enable Register (PERM)   | RW <sup>1</sup> |
| \$15      | Port M Polarity Select Register (PPSM)      | RW <sup>1</sup> |
| \$16      | Port M Wired-Or Mode Register (WOMM)        | RW <sup>1</sup> |
| \$17      | Reserved                                    | -               |
| \$18      | Port P I/O Register (PTP)                   | RW              |
| \$19      | Port P Input Register (PTIP)                | R               |
| \$1A      | Port P Data Direction Register (DDRP)       | RW              |
| \$1B      | Port P Reduced Drive Register (RDRP)        | RW              |
| \$1C      | Port P Pull Device Enable Register (PERP)   | RW              |
| \$1D      | Port P Polarity Select Register (PPSP)      | RW              |
| \$1E      | Port P Interrupt Enable Register (PIEP)     | RW              |
| \$1F      | Port P Interrupt Flag Register (PIFP)       | RW              |
| \$20-\$27 | Reserved                                    | -               |
| \$28      | Port J I/O Register (PTJ)                   | RW <sup>1</sup> |
| \$29      | Port J Input Register (PTIJ)                | R               |
| \$2A      | Port J Data Direction Register (DDRJ)       | RW <sup>1</sup> |
| \$2B      | Port J Reduced Drive Register (RDRJ)        | RW <sup>1</sup> |
| \$2C      | Port J Pull Device Enable Register (PERJ)   | RW <sup>1</sup> |
| \$2D      | Port J Polarity Select Register (PPSJ)      | RW <sup>1</sup> |
| \$2E      | Port J Interrupt Enable Register (PIEJ)     | RW <sup>1</sup> |
| \$2F      | Port J Interrupt Flag Register (PIFJ)       | RW <sup>1</sup> |
| \$30      | Port AD I/O Register (PTAD)                 | RW              |
| \$31      | Port AD Input Register (PTIAD)              | R               |
| \$32      | Port AD Data Direction Register (DDRAD)     | RW              |
| \$33      | Port AD Reduced Drive Register (RDRAD)      | RW              |
| \$34      | Port AD Pull Device Enable Register (PERAD) | RW              |
| \$35      | Port AD Polarity Select Register (PPSAD)    | RW              |
| \$36-\$3F | Reserved                                    | -               |
| NOTEO     |                                             |                 |

### NOTES:

<sup>1.</sup> Write access not applicable for one or more register bits. Please refer to detailed signal description.

# 3.3 Register Descriptions

The following table summarizes the effect on the various configuration bits - data direction (DDR), input / output level (I/O), reduced drive (RDR), pull enable (PE), pull select (PS) and interrupt enable (IE) for the ports. The configuration bit PS is used for two purposes:

- 1. Configure the sensitive interrupt edge (rising or falling), if interrupt is enabled.
- 2. Select either a pull-up or pull-down device if PE is active.

**Table 3-2 Pin Configuration Summary** 

| DDR | Ю | RDR | PE | PS | IE <sup>1</sup> | Function                   | Pull Device | Interrupt    |
|-----|---|-----|----|----|-----------------|----------------------------|-------------|--------------|
| 0   | Х | Х   | 0  | Х  | 0               | Input                      | Disabled    | Disabled     |
| 0   | Х | Х   | 1  | 0  | 0               | Input                      | Pull Up     | Disabled     |
| 0   | Х | Х   | 1  | 1  | 0               | Input                      | Pull Down   | Disabled     |
| 0   | Х | Х   | 0  | 0  | 1               | Input                      | Disabled    | falling edge |
| 0   | Х | Х   | 0  | 1  | 1               | Input                      | Disabled    | rising edge  |
| 0   | Х | Х   | 1  | 0  | 1               | Input                      | Pull Up     | falling edge |
| 0   | Х | Х   | 1  | 1  | 1               | Input                      | Pull Down   | rising edge  |
| 1   | 0 | 0   | Х  | Х  | 0               | Output, full drive to 0    | Disabled    | Disabled     |
| 1   | 1 | 0   | Х  | Х  | 0               | Output, full drive to 1    | Disabled    | Disabled     |
| 1   | 0 | 1   | Х  | Х  | 0               | Output, reduced drive to 0 | Disabled    | Disabled     |
| 1   | 1 | 1   | Х  | Х  | 0               | Output, reduced drive to 1 | Disabled    | Disabled     |
| 1   | 0 | 0   | Х  | 0  | 1               | Output, full drive to 0    | Disabled    | falling edge |
| 1   | 1 | 0   | Х  | 1  | 1               | Output, full drive to 1    | Disabled    | rising edge  |
| 1   | 0 | 1   | Х  | 0  | 1               | Output, reduced drive to 0 | Disabled    | falling edge |
| 1   | 1 | 1   | Х  | 1  | 1               | Output, reduced drive to 1 | Disabled    | rising edge  |

### NOTES:

**NOTE:** All bits of all registers in this module are completely synchronous to internal clocks during a register read.

<sup>1.</sup> Applicable only on ports P and J.

## 3.3.1 Port T Registers



Figure 3-1 Port T I/O Register (PTT)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.

If a TIM-channel is defined as output, the related port T is assigned to IOC function. In addition to the possible timer functionality of port T pins PWM channels [4:0] can be routed to port T[4:0]. For this the Module Routing Register (MODRR) needs to be configured.

MODRR[x] PWME[x] TIMEN[x] Port T[x] output 0 0 0 General Purpose I/O 0 0 1 Timer 0 1 0 General Purpose I/O 1 0 1 Timer 1 0 0 General Purpose I/O 1 1 0 Timer 1 0 **PWM** 1

Table 3-3 Port T[4:0] Pin Functionality Configurations

### NOTES:

1

**PWM** 

1

1

(M) MOTOROLA

<sup>1.</sup> TIMEN[x] means that the timer is enabled (TSCR1[7]), the related channel is configured for output compare function (TIOS[x] (or special output on a timer overflow event - configurable in TTOV[x][) and the timer output is routed to the port pin (TCTL1 / TCTL2).

<sup>2.</sup> All Fields they are don't shaded in grey are standard use cases.

#### Address Offset: \$\_\_01 Bit 7 6 5 3 2 1 Bit 0 PTIT7 PTIT6 PTIT5 PTIT4 PTIT3 PTIT2 PTIT1 PTIT0 Read: Write: Reset: = Reserved or unimplemented

Figure 3-2 Port T Input Register (PTIT)

Read:Anytime.

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This can also be used to detect overload or short circuit conditions on output pins.



Figure 3-3 Port T Data Direction Register (DDRT)

Read:Anytime.

Write: Anytime.

This register configures each port T pin as either input or output.

The standard TIM / PWM modules forces the I/O state to be an output for each standard TIM / PWM module port associated with an enabled output compare. In these cases the data direction bits will not change.

The DDRT bits revert to controlling the I/O direction of a pin when the associated timer output compare is disabled.

The timer input capture always monitors the state of the pin.

DDRT[7:0] — Data Direction Port T

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTT or PTIT registers, when changing the DDRT register.

#### Address Offset: \$\_\_03 Bit 7 6 5 4 3 2 1 Bit 0 Read: RDRT7 RDRT6 RDRT5 RDRT4 RDRT3 RDRT2 RDRT1 RDRT0 Write: 0 0 0 0 0 0 0 0 Reset: = Reserved or unimplemented

Figure 3-4 Port T Reduced Drive Register (RDRT)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port T output pin as either full or reduced. If the port is used as input this bit is ignored.

RDRT[7:0] — Reduced Drive Port T

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 = Full drive strength at output.



Figure 3-5 Port T Pull Device Enable Register (PERT)

Read:Anytime.

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled.

PERT[7:0] — Pull Device Enable Port T

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.

18

#### Address Offset: \$\_\_05 6 Bit 7 5 4 3 2 1 Bit 0 Read: PPST7 PPST6 PPST5 PPST4 PPST3 PPST2 PPST1 PPST0 Write: 0 0 0 0 0 0 0 Reset: 0 = Reserved or unimplemented

Figure 3-6 Port T Polarity Select Register (PPST)

Read:Anytime.

Write: Anytime.

This register selects whether a pull-down or a pull-up device is connected to the pin.

PPST[7:0] — Pull Select Port T

- 1 = A pull-down device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input.
- 0 = A pull-up device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input.



Figure 3-7 Port T Module Routing Register (MODRR)

Read:Anytime.

Write: Anytime.

This register selects the module connected to port T.

MODRR[4:0] — Module Routing Register Port T

1 = Associated pin is connected to PWM module

0 = Associated pin is connected to TIM module

## 3.3.2 Port S Registers



Figure 3-8 Port S I/O Register (PTS)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.

The SCI port associated with transmit pin 1 is configured as output if the transmitter is enabled and the SCI pin associated with receive pin 0 is configured as input if the receiver is enabled. *Please refer to SCI Block User Guide for details*.



Figure 3-9 Port S Input Register (PTIS)

Read:Anytime.

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This also can be used to detect overload or short circuit conditions on output pins.

MOTOROLA

#### Address Offset:\$\_0A Bit 7 6 5 4 3 2 1 Bit 0 0 0 Read: 0 DDRS3 DDRS2 DDRS1 DDRS0 Write: 0 0 0 0 0 Reset: n 0 0 = Reserved or unimplemented

Figure 3-10 Port S Data Direction Register (DDRS)

Read:Anytime.

Write: Anytime.

This register configures each port S pin as either input or output.

If the associated SCI transmit or receive channel is enabled this register has no effect on the pins. The pin is forced to be an output if the SCI transmit channel is enabled, it is forced to be an input if the SCI receive channel is enabled.

The DDRS bits revert to controlling the I/O direction of a pin when the associated channel is disabled.

### DDRS[3:0] — Data Direction Port S

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTS or PTIS registers, when changing the DDRS register.



Figure 3-11 Port S Reduced Drive Register (RDRS)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port S output pin as either full or reduced. If the port is used as input this bit is ignored.

### RDRS[3:0] — Reduced Drive Port S

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 = Full drive strength at output.



Figure 3-12 Port S Pull Device Enable Register (PERS)

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as output in wired-or (open drain) mode. This bit has no effect if the port is used as push-pull output. Out of reset a pull-up device is enabled.

PERS[3:0] — Pull Device Enable Port S

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.



Figure 3-13 Port S Polarity Select Register (PPSS)

Read:Anytime.

Write: Anytime.

This register selects whether a pull-down or a pull-up device is connected to the pin.

PPSS[3:0] — Pull Select Port S

- 1 = A pull-down device is connected to the associated port S pin, if enabled by the associated bit in register PERS and if the port is used as input.
- 0 = A pull-up device is connected to the associated port S pin, if enabled by the associated bit in register PERS and if the port is used as input or as wired-or output.

22



Figure 3-14 Port S Wired-Or Mode Register (WOMS)

Write: Anytime.

This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This bit has no influence on pins used as inputs.

WOMS[3:0] — Wired-Or Mode Port S

- 1 = Output buffers operate as open-drain outputs.
- 0 = Output buffers operate as push-pull outputs.

# 3.3.3 Port M Registers



Figure 3-15 Port M I/O Register (PTM)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.

The SPI pin configurations (PM[5:2]) is determined by several status bits in the SPI module. *Please refer to the SPI Block User Guide for details*.



Figure 3-16 Port M Input Register (PTIM)

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This also can be used to detect overload or short circuit conditions on output pins.



Figure 3-17 Port M Data Direction Register (DDRM)

Read:Anytime.

Write: Anytime.

This register configures each port S pin as either input or output

If SPI or MSCAN is enabled, the SPI and MSCAN modules determines the pin directions. *Please refer to the SPI and MSCAN Block User Guides for details*.

If the associated SCI or MSCAN transmit or receive channels are enabled, this register has no effect on the pins. The pins are forced to be outputs if the SCI or MSCAN transmit channels are enabled, they are forced to be inputs if the SCI or MSCAN receive channels are enabled.

The DDRS bits revert to controlling the I/O direction of a pin when the associated channel is disabled.

DDRM[5:0] — Data Direction Port S

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTM or PTIM registers, when changing the DDRM register.

#### Address Offset: \$\_\_13 Bit 7 6 5 4 3 2 1 Bit 0 Read: 0 RDRM5 RDRM4 RDRM3 RDRM2 RDRM1 RDRM0 Write: 0 0 0 0 0 0 Reset: 0 0 = Reserved or unimplemented

Figure 3-18 Port M Reduced Drive Register (RDRM)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port M output pin as either full or reduced. If the port is used as input this bit is ignored.

RDRM[5:0] — Reduced Drive Port M

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 = Full drive strength at output.



Figure 3-19 Port M Pull Device Enable Register (PERM)

Read:Anytime.

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as output in wired-or (open drain) mode. This bit has no effect if the port is used as push-pull output. Out of reset a pull-up device is enabled.

PERM[5:0] — Pull Device Enable Port M

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.

#### Address Offset: \$\_\_15 Bit 7 6 5 4 3 2 1 Bit 0 Read: 0 PPSM5 PPSM4 PPSM3 PPSM2 PPSM1 PPSM0 Write: 0 0 0 0 0 0 Reset: 0 0 = Reserved or unimplemented

Figure 3-20 Port M Polarity Select Register (PPSM)

Read:Anytime.

Write: Anytime.

This register selects whether a pull-down or a pull-up device is connected to the pin.

### PPSM[5:0] — Pull Select Port M

- 1 = A pull-down device is connected to the associated port M pin, if enabled by the associated bit in register PERM and if the port is used as input.
- 0 = A pull-up device is connected to the associated port M pin, if enabled by the associated bit in register PERM and if the port is used as input or as wired-or output.



Figure 3-21 Port M Wired-Or Mode Register (WOMM)

Read:Anytime.

Write: Anytime.

This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This bit has no influence on pins used as inputs.

### WOMM[5:0] — Wired-Or Mode Port M

- 1 = Output buffers operate as open-drain outputs.
- 0 = Output buffers operate as push-pull outputs.

26

# 3.3.4 Port P Registers



Figure 3-22 Port P I/O Register (PTP)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.



Figure 3-23 Port P Input Register (PTIP)

Read:Anytime.

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This can be also used to detect overload or short circuit conditions on output pins.



Figure 3-24 Port P Data Direction Register (DDRP)

Write: Anytime.

This register configures each port P pin as either input or output.

DDRP[7:0] — Data Direction Port P

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTP or PTIP registers, when changing the DDRP register.



Figure 3-25 Port P Reduced Drive Register (RDRP)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port P output pin as either full or reduced. If the port is used as input this bit is ignored.

RDRP[7:0] — Reduced Drive Port P

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 =Full drive strength at output.



Figure 3-26 Port P Pull Device Enable Register (PERP)

Read:Anytime.

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled.

### PERP[7:0] — Pull Device Enable Port P

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.



Figure 3-27 Port P Polarity Select Register (PPSP)

Read:Anytime.

Write: Anytime.

This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled.

### PPSP[7:0] — Pull Select Port P

- 1 = Rising edge on the associated port P pin sets the associated flag bit in the PIFP register.A pull-down device is connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is used as input.
- 0 = Falling edge on the associated port P pin sets the associated flag bit in the PIFP register.A pull-up device is connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is used as input.



Figure 3-28 Port P Interrupt Enable Register (PIEP)

Read:Anytime.

Write: Anytime.

This register disables or enables on a per pin basis the edge sensitive external interrupt associated with port P.

PIEP[7:0] — Interrupt Enable Port P

1 = Interrupt is enabled.

0 = Interrupt is disabled (interrupt flag masked).



Figure 3-29 Port P Interrupt Flag Register (PIFP)

Read:Anytime.

Write: Anytime.

Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSP register. To clear this flag, write a "1" to the corresponding bit in the PIFP register. Writing a "0" has no effect.

PIFP[7:0] — Interrupt Flags Port P

1 = Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set).

Writing a "1" clears the associated flag.

0 =No active edge pending.

Writing a "0" has no effect.

# 3.3.5 Port J Registers



Figure 3-30 Port J I/O Register (PTJ)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.

#### Address Offset: \$ 29 Bit 7 6 Bit 0 5 4 3 2 1 Read: PTIJ7 PTIJ6 0 0 0 0 0 0 Write: Reset: = Reserved or unimplemented

Figure 3-31 Port J Input Register (PTIJ)

Read:Anytime.

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This can be used to detect overload or short circuit conditions on output pins.



Figure 3-32 Port J Data Direction Register (DDRJ)

Read:Anytime.

Write: Anytime.

This register configures port pins J[7:6] as either input or output.

DDRJ[7:6] — Data Direction Port J

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTJ or PTIJ registers, when changing the DDRJ register.

#### Address Offset: \$\_\_2B Bit 7 6 5 4 3 2 Bit 0 0 0 Read: 0 0 0 0 RDRJ7 RDRJ6 Write: 0 Reset: 0 = Reserved or unimplemented

Figure 3-33 Port J Reduced Drive Register (RDRJ)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port J output pin as either full or reduced. If the port is used as input this bit is ignored.

RDRJ[7:6] — Reduced Drive Port J

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 = Full drive strength at output.



Figure 3-34 Port J Pull Device Enable Register (PERJ)

Read:Anytime.

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as wired-or output. This bit has no effect if the port is used as push-pull output.

PERJ[7:6] — Pull Device Enable Port J

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.

32

#### Address Offset: \$\_\_2D Bit 7 6 5 4 3 Bit 0 0 0 Read: 0 0 0 0 PPSJ7 PPSJ6 Write: 0 Reset: 0 = Reserved or unimplemented

Figure 3-35 Port J Polarity Select Register (PPSJ)

Read:Anytime.

Write: Anytime.

This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled.

PPSJ[7:6] — Polarity Select Port J

- 1 = Rising edge on the associated port J pin sets the associated flag bit in the PIFJ register. A pull-down device is connected to the associated port J pin, if enabled by the associated bit in register PERJ and if the port is used as input.
- 0 = Falling edge on the associated port J pin sets the associated flag bit in the PIFJ register. A pull-up device is connected to the associated port J pin, if enabled by the associated bit in register PERJ and if the port is used as general purpose input.



Figure 3-36 Port J Interrupt Enable Register (PIEJ)

Read:Anytime.

Write: Anytime.

This register disables or enables on a per pin basis the edge sensitive external interrupt associated with port J.

PIEJ[7:6] — Interrupt Enable Port J

1 = Interrupt is enabled.

0 = Interrupt is disabled (interrupt flag masked).

#### Address Offset: \$\_\_2F Bit 7 6 5 4 3 2 Bit 0 0 0 Read: 0 0 0 0 PIFJ7 PIFJ6 Write: 0 0 Reset: = Reserved or unimplemented

Figure 3-37 Port J Interrupt Flag Register (PIFJ)

Read:Anytime.

Write: Anytime.

Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSJ register. To clear this flag, write "1" to the corresponding bit in the PIFJ register. Writing a "0" has no effect.

PIFJ[7:6] — Interrupt Flags Port J

- 1 = Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set).
  - Writing a "1" clears the associated flag.
- 0 = No active edge pending.

Writing a "0" has no effect.

# 3.3.6 Port AD Registers



Figure 3-38 Port AD I/O Register (PTAD)

Read:Anytime.

Write: Anytime.

If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read.

(M) MOTOROLA

#### Address Offset: \$\_\_31 6 Bit 7 5 4 3 2 1 Bit 0 PTIAD7 PTIAD6 PTIAD5 PTIAD4 PTIAD3 PTIAD2 PTIAD1 PTIAD0 Read: Write: Reset: = Reserved or unimplemented

Figure 3-39 Port AD Input Register (PTIAD)

Read:Anytime.

Write: Never, writes to this register have no effect.

This register always reads back the status of the associated pins. This can be used to detect overload or short circuit conditions on output pins.



Figure 3-40 Port AD Data Direction Register (DDRAD)

Read:Anytime.

Write: Anytime.

This register configures port pins AD[7:0] as either input or output.

DDRAD[7:0] — Data Direction Port AD

- 1 = Associated pin is configured as output.
- 0 =Associated pin is configured as input.

Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on PTAD or PTIAD registers, when changing the DDRAD register.

#### Address Offset: \$\_\_33 Bit 7 6 5 4 3 2 1 Bit 0 Read: RDRAD0 RDRAD7 RDRAD6 RDRAD5 RDRAD4 RDRAD3 RDRAD2 RDRAD1 Write: 0 0 0 0 0 0 0 Reset: 0 = Reserved or unimplemented

Figure 3-41 Port AD Reduced Drive Register (RDRAD)

Read:Anytime.

Write: Anytime.

This register configures the drive strength of each port AD output pin as either full or reduced. If the port is used as input this bit is ignored.

RDRAD[7:0] — Reduced Drive Port AD

- 1 =Associated pin drives at about 1/3 of the full drive strength.
- 0 =Full drive strength at output.



Figure 3-42 Port AD Pull Device Enable Register (PERAD)

Read:Anytime.

Write: Anytime.

This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled. It is not possible to enable pull devices when a associated ATD channel is enabled simultaneously.

PERAD[7:0] — Pull Device Enable Port AD

- 1 = Either a pull-up or pull-down device is enabled.
- 0 = Pull-up or pull-down device is disabled.

36

#### Address Offset: \$\_\_35 Bit 7 6 5 4 3 2 1 Bit 0 Read: PPSAD7 PPSAD6 PPSAD5 PPSAD4 PPSAD3 PPSAD2 PPSAD1 PPSAD0 Write: 0 0 0 0 0 0 Reset: = Reserved or unimplemented

Figure 3-43 Port AD Polarity Select Register (PPSAD)

Read:Anytime.

Write: Anytime.

This register selects whether a pull-down or a pull-up device is connected to the pin.

PPSAD[7:0] — Pull Select Port AD

- 1 = A pull-down device is connected to the associated port AD pin, if enabled by the associated bit in register PERAD and if the port is used as input.
- 0 = A pull-up device is connected to the associated port AD pin, if enabled by the associated bit in register PERAD and if the port is used as input.

# **Section 4 Functional Description**

### 4.1 General

Each pin can act as general purpose I/O. In addition the pin can act as an output from a peripheral module or an input to a peripheral module.

A set of configuration registers is common to all ports. All registers can be written at any time, however a specific configuration might not become active.

Example:

Selecting a pull-up resistor. This resistor does not become active while the port is used as a push-pull output.

### 4.1.1 I/O register

This register holds the value driven out to the pin if the port is used as a general purpose I/O.

Writing to this register has only an effect on the pin if the port is used as general purpose output. When reading this address, the value of the pins are returned if the data direction register bits are set to 0.

If the data direction register bits are set to 1, the contents of the I/O register is returned. This is independent of any other configuration (**Figure 4-1**).

### 4.1.2 Input register

This is a read-only register and always returns the value of the pin (**Figure 4-1**).

### 4.1.3 Data direction register

This register defines whether the pin is used as an input or an output.

If a peripheral module controls the pin the contents of the data direction register is ignored (**Figure 4-1**).



Figure 4-1 Illustration of I/O pin functionality

### 4.1.4 Reduced drive register

If the port is used as an output the register allows the configuration of the drive strength.

### 4.1.5 Pull device enable register

This register turns on a pull-up or pull-down device.

It becomes only active if the pin is used as an input or as a wired-or output.

## 4.1.6 Polarity select register

This register selects either a pull-up or pull-down device if enabled.

It becomes only active if the pin is used as an input. A pull-up device can be activated if the pin is used as a wired-or output.

(M) MOTOROLA

#### 4.2 Port T

This port is associated with the Standard Capture Timer. Port pins P[4:0] can be routed for PWM output on port T to port pins T[4:0].

In all modes, port T pins PT[7:0] can be used for either general-purpose I/O, Standard Capture Timer I/O or with the channels [4:0] of the PWM module, if enabled in MODRR.

During reset, port T pins are configured as high-impedance inputs.

#### **4.3 Port S**

This port is associated with the serial SCI module.

Port S pins PS[3:0] can be used either for general-purpose I/O, or with the SCI subsystem.

During reset, port S pins are configured as inputs with pull-up.

#### 4.4 Port M

This port is associated with the MSCAN and SPI module.

Port M pins PM[5:0] can be used either for general-purpose I/O, with the MSCAN or SPI subsystems.

During reset, port M pins are configured as inputs with pull-up.

#### 4.5 Port P

The PWM module is connected to port P.

Port P pins PP[5:0] can be used as PWM outputs. Further the Keypad Wake-Up function is implemented on pins P[7:0].

During reset, port P pins are configured as high-impedance inputs.

Port P offers 8 general purpose I/O pins with edge triggered interrupt capability in wired-or fashion. The interrupt enable as well as the sensitivity to rising or falling edges can be individually configured on per pin basis. All 8 bits/pins share the same interrupt vector. Interrupts can be used with the pins configured as inputs or outputs.

An interrupt is generated when a bit in the port interrupt flag register and its corresponding port interrupt enable bit are both set. This external interrupt feature is capable to wake up the CPU when it is in STOP or WAIT mode.

A digital filter on each pin prevents pulses (**Figure 4-3**) shorter than a specified time from generating an interrupt. The minimum time varies over process conditions, temperature and voltage (**Figure 4-2** and **Table 4-1**).



Figure 4-2 Interrupt Glitch Filter on Port P and J (PPS=0)

| Table 4-1 1 disc Detection Officia |                            |            |                               |      |  |  |  |  |
|------------------------------------|----------------------------|------------|-------------------------------|------|--|--|--|--|
|                                    | Mode                       |            |                               |      |  |  |  |  |
| Pulse                              | STOP                       |            | STOP <sup>1</sup>             |      |  |  |  |  |
|                                    |                            | Unit       |                               | Unit |  |  |  |  |
| Ignored                            | t <sub>pign</sub> <= 3     | bus clocks | t <sub>pign</sub> <= 3.2      | μs   |  |  |  |  |
| Uncertain                          | 3 < t <sub>pulse</sub> < 4 | bus clocks | 3.2 < t <sub>pulse</sub> < 10 | μs   |  |  |  |  |
| Valid                              | t <sub>pval</sub> >= 4     | bus clocks | t <sub>pval</sub> >= 10       | μs   |  |  |  |  |

Table 4-1 Pulse Detection Criteria

#### NOTES:

 These values include the spread of the oscillator frequency over temperature, voltage and process.



Figure 4-3 Pulse Illustration

A valid edge on input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive samples of an active level directly or indirectly.

The filters are continuously clocked by the bus clock in RUN and WAIT mode. In STOP mode the clock is generated by a single RC oscillator in the Port Integration Module. To maximize current saving the RC oscillator runs only if the following condition is true on any pin:

Sample count <= 4 and port interrupt enabled (PIE=1) and port interrupt flag not set (PIF=0).

#### 4.6 Port J

In all modes, port J pins PJ[7:6] can be used for general purpose I/O or interrupt driven general purpose I/O's. During reset, port J pins are configured as inputs.

Port J offers 2 I/O ports with the same interrupt features as on port P.

### 4.7 Port A, B, E and BKGD pin

All port and pin logic is located in the core module. Please refer to S12\_mebi Block User Guide for details.

### 4.8 External Pin Descriptions

All ports start up as general purpose inputs on reset.

### 4.9 Low Power Options

#### **4.9.1 Run Mode**

No low power options exist for this module in run mode.

#### 4.9.2 Wait Mode

No low power options exist for this module in wait mode.

### 4.9.3 Stop Mode

All clocks are stopped. There are asynchronous paths to generate interrupts from STOP on port P and J.

# **Section 5 Initialization/Application Information**

#### 5.1 General

The reset values of all registers are given in section **3.3. Register Descriptions**.

### 5.2 Reset Initialization

All registers including the data registers get set/reset asynchronously. **Table 5-1** summarizes the port properties after reset initialization.

**Table 5-1 Port Reset State Summary** 

|          | Reset States                                        |           |            |                  |                |  |  |
|----------|-----------------------------------------------------|-----------|------------|------------------|----------------|--|--|
| Port     | Data<br>Direction                                   | Pull Mode | Red. Drive | Wired-Or<br>Mode | Inter-<br>rupt |  |  |
| Т        | input                                               | hiz       | disabled   | n/a              | n/a            |  |  |
| S        | input                                               | pull-up   | disabled   | disabled         | n/a            |  |  |
| M        | input                                               | pull-up   | disabled   | disabled         | n/a            |  |  |
| Р        | input                                               | hiz       | disabled   | n/a              | disabled       |  |  |
| J        | input                                               | hiz       | disabled   | n/a              | disabled       |  |  |
| А        |                                                     |           |            |                  |                |  |  |
| В        | Poter to MEDI in HCS12 Core Hear Cuide for details  |           |            |                  |                |  |  |
| E        | Refer to MEBI in HCS12 Core User Guide for details. |           |            |                  |                |  |  |
|          |                                                     |           |            |                  |                |  |  |
| BKGD pin | Refer to BDM in HCS12 Core User Guide for details.  |           |            |                  |                |  |  |

# **Section 6 Interrupts**

#### 6.1 General

Port P and J generate a separate edge sensitive interrupt if enabled.

# **6.2 Interrupt Sources**

| Interrupt Source | Interrupt<br>Flag | Local Enable | Global (CCR)<br>Mask |
|------------------|-------------------|--------------|----------------------|
| Port P           | PIFP[7:0]         | PIEP[7:0]    | I Bit                |
| Port J           | PIFJ[7:6]         | PIEJ[7:6]    | l Bit                |

**Table 6-1 Port Integration Module Interrupt Sources** 

**NOTE:** Vector addresses and their relative interrupt priority are determined at the MCU level.

## 6.3 Recovery from STOP

The PIM\_9C32 can generate wake-up interrupts from STOP on port P and J. For other sources of external interrupts please refer to the respective Block User Guide.

Features 11

Initialization/application information 41
Interrupt Sources 43
Interrupts 43

—M—

Module Memory Map 13

—P—

PIM\_9C32 9
PIM\_9C32 Block Diagram 9
Pin Functionality Configurations 16
Pin Functions and Priorities 12

—R—

Register Descriptions 15

Reset Initialization 41

# **User Guide End Sheet**

# FINAL PAGE OF 48 PAGES